# **Synchronous FIFO Verification**



Created by:

Mohamed Ahmed Mohamed Hussein 26/9/24

### What is FIFO?

A FIFO (First-In, First-Out) is a type of data structure that behaves like a queue. The concept behind a FIFO is that the first data item entered is the first one to be removed, ensuring that the order of operations is preserved. This design is widely used in digital circuits, particularly in scenarios where data needs to be buffered or transferred between systems operating at different clock speeds.

## Importance of FIFO in Digital Systems:

The primary importance of a FIFO lies in its ability to synchronize data between systems that do not share the same clock domain or have varying rates of data production and consumption. It acts as a buffer to hold the data temporarily until the receiving system is ready to process it. This makes FIFOs invaluable in designing communication interfaces, where data integrity and timing constraints are crucial.

FIFOs also prevent data loss during high-speed data transfers by ensuring that there is always a place to store incoming data, even if the receiving system is momentarily busy. Furthermore, they support efficient data flow and reduce complexity in system design, improving overall performance.

## **Applications of FIFO:**

- Clock Domain Crossing (CDC): FIFOs are essential in systems where different clock domains exist, such as in multi-clock FPGAs or SoCs. They provide a way to transfer data across these domains safely without risking data corruption.
- 2. **Data Buffering in Communication Protocols:** FIFO buffers are used extensively in communication protocols like UART, SPI, and Ethernet, where they help smooth data transmission and reception across devices.
- 3. Audio/Video Streaming: In audio or video streaming, where real-time data flow is critical, FIFOs are used to handle continuous data streams, ensuring that data is processed sequentially and no frames are skipped.
- 4. **Processors and Microcontrollers:** Processors use FIFOs in their instruction pipelines and memory management units to handle instructions and data efficiently, allowing for smooth multitasking and efficient use of system resources.
- 5. **Networking:** In routers and switches, FIFOs help manage packet flows, ensuring that network packets are transmitted in the correct order and preventing packet loss in congested networks.
- 6. Image Processing: FIFOs are useful in image processing applications, where large sets of pixel data need to be buffered and processed sequentially to ensure accurate rendering.

# **FIFO Verification Report**

## Verification Plan:

| Cover Point Name                           | Description                                                                                                                                                  | Stimulus Generation                                | Functional<br>Coverage                                                                                                                                                                                     | Functionality Check                                                                                                                                                                                                                                 |
|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| cp_wr_en                                   | A cover point used to monitor the behavior of the wr_en signal.                                                                                              | Directed at the beginning of FIFO_COVERAGE         |                                                                                                                                                                                                            | Checks if the wr_en signal transitions and how often it is asserted.                                                                                                                                                                                |
| cp_rd_en                                   | A cover point used to monitor the behavior of the rd_en signal.                                                                                              | Directed during<br>FIFO_COVERAGE                   |                                                                                                                                                                                                            | Checks if the rd_en signal transitions and how often it is asserted                                                                                                                                                                                 |
| cp_ack                                     | A cover point used to observe when the wr_ack signal is generated.                                                                                           | Directed during<br>FIFO_COVERAGE                   |                                                                                                                                                                                                            | Verifies that wr_ack is asserted correctly during valid write operations.                                                                                                                                                                           |
| cp_overflow                                | A cover point used to capture occurrences of FIFO overflow.                                                                                                  | Directed during<br>FIFO_COVERAGE                   |                                                                                                                                                                                                            | Ensures the FIFO enters overflow when it reaches capacity and a write attempt is made.                                                                                                                                                              |
| cp_full                                    | A cover point used to check when the FIFO is full.                                                                                                           | Directed during<br>FIFO_COVERAGE                   |                                                                                                                                                                                                            | Observes the correct assertion of<br>the full signal when the FIFO<br>reaches its maximum depth.                                                                                                                                                    |
| cp_empty                                   | A cover point used to<br>capture occurrences of<br>FIFO being empty.                                                                                         | Directed during<br>FIFO_COVERAGE                   |                                                                                                                                                                                                            | Validates that the FIFO empty flag is asserted when no data is present.                                                                                                                                                                             |
| cp_almostfull                              | A cover point used to track when the FIFO is almost full.                                                                                                    | Directed during<br>FIFO_COVERAGE                   |                                                                                                                                                                                                            | Monitors if almostfull is asserted just before the FIFO reaches capacity.                                                                                                                                                                           |
| cp_almostempty                             | A cover point used to track when the FIFO is almost empty.                                                                                                   | Directed during<br>FIFO_COVERAGE                   |                                                                                                                                                                                                            | Checks if almostempty is asserted when only one data word remains in the FIFO.                                                                                                                                                                      |
| cp_underflow                               | A cover point used to observe underflow conditions in the FIFO                                                                                               | Directed during<br>FIFO COVERAGE                   |                                                                                                                                                                                                            | Ensures that the underflow signal is asserted when a read operation is                                                                                                                                                                              |
| 0                                          | Conditions in the FIFO                                                                                                                                       | _                                                  |                                                                                                                                                                                                            | attempted while the FIFO is empty.                                                                                                                                                                                                                  |
| Cross Coverage Name                        | Description                                                                                                                                                  | Stimulus Generation                                | Functional<br>Coverage                                                                                                                                                                                     | Functionality Check                                                                                                                                                                                                                                 |
| Cross Coverage Name                        |                                                                                                                                                              | Stimulus Generation  Directed during FIFO_COVERAGE |                                                                                                                                                                                                            |                                                                                                                                                                                                                                                     |
| Cross Coverage Name  cp_wr_en_rd_en_cross  | Description  A cross coverage point used to monitor the interaction between the                                                                              | Directed during                                    | Coverage Covers the simultaneous and independent assertion of wr_en and rd_en, ensuring all combinations are                                                                                               | Functionality Check  Verifies how often both wr_en and rd_en are asserted simultaneously or separately, ensuring proper operation during simultaneous read                                                                                          |
| cp_wr_en_rd_en_cross  cp_wr_en_rst_n_cross | A cross coverage point used to monitor the interaction between the wr_en and rd_en signals.  A cross coverage point used to observe the relationship between | Directed during FIFO_COVERAGE  Directed during     | Coverage Covers the simultaneous and independent assertion of wr_en and rd_en, ensuring all combinations are exercised.  Covers the cases where wr_en is asserted or deasserted during both reset and non- | Functionality Check  Verifies how often both wr_en and rd_en are asserted simultaneously or separately, ensuring proper operation during simultaneous read and write operations.  Ensures that no write operations (wr_en) are triggered when reset |

|                                                         | Λ                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                  | Covers the                                                                                                           | Facility that are seed as seed                                                                                                                                                                                                                                                                                                                        |
|---------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| cp_rd_en_empty_cross                                    | A cross coverage point used to track the interaction between rd_en and empty signals.                                                                                                                                                                                                                                                                                | Directed during<br>FIFO_COVERAGE                                                                                 | behavior of rd_en<br>when the FIFO is<br>empty or not<br>empty.                                                      | Ensures that no read operations<br>(rd_en) occur when the FIFO is<br>empty, preventing underflow<br>scenarios.                                                                                                                                                                                                                                        |
| cp_wr_ack_wr_en_cross                                   | A cross coverage point used to monitor the relationship between wr_ack and wr_en signals.                                                                                                                                                                                                                                                                            | Directed during<br>FIFO_COVERAGE                                                                                 | Covers the different combinations of wr_en and wr_ack, ensuring correct handshaking between write operations.        | Verifies that wr_ack is correctly asserted when valid write operations (wr_en) are performed.                                                                                                                                                                                                                                                         |
| cp_rd_en_underflow_cross                                | A cross coverage point used to track how rd_en behaves when underflow conditions occur.                                                                                                                                                                                                                                                                              | Directed during<br>FIFO_COVERAGE                                                                                 | Covers scenarios<br>where rd_en is<br>asserted in both<br>underflow and<br>normal conditions.                        | Ensures that underflow situations are properly handled when rd_en is asserted while the FIFO is empty.                                                                                                                                                                                                                                                |
| cp_full_almostfull_cross                                | A cross coverage point used to observe the relationship between full and almostfull signals.                                                                                                                                                                                                                                                                         | Directed during<br>FIFO_COVERAGE                                                                                 | Covers the transition from almostfull to full, ensuring all boundary conditions are checked.                         | Verifies that the almostfull signal is asserted just before full is reached, ensuring correct behavior near full capacity.                                                                                                                                                                                                                            |
| cp_empty_almostempty_cross                              | A cross coverage point used to monitor the transition between empty and almostempty signals.                                                                                                                                                                                                                                                                         | Directed during<br>FIFO_COVERAGE                                                                                 | Covers the transition between almostempty and empty, ensuring proper indication as the FIFO empties.                 | Ensures that almostempty is asserted when only one word remains, and empty is asserted when no data is left                                                                                                                                                                                                                                           |
|                                                         |                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                  |                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                       |
| cp_overflow_wr_en_cross                                 | A cross coverage point used to capture overflow conditions when wr_en is asserted during full conditions.                                                                                                                                                                                                                                                            | Directed at the end of FIFO_COVERAGE                                                                             | Covers the scenario where wr_en is asserted when the FIFO is full, checking for correct overflow detection.          | Verifies that overflow only happens<br>when wr_en is asserted while the<br>FIFO is full, ensuring proper<br>handling of this scenario.                                                                                                                                                                                                                |
| cp_overflow_wr_en_cross  21  Assertion Name             | used to capture overflow<br>conditions when wr_en is<br>asserted during full                                                                                                                                                                                                                                                                                         |                                                                                                                  | scenario where wr_en is asserted when the FIFO is full, checking for correct overflow detection. Functional          | when wr_en is asserted while the FIFO is full, ensuring proper                                                                                                                                                                                                                                                                                        |
| 21.                                                     | used to capture overflow<br>conditions when wr_en is<br>asserted during full<br>conditions.                                                                                                                                                                                                                                                                          | FIFO_COVERAGE                                                                                                    | scenario where<br>wr_en is asserted<br>when the FIFO is<br>full, checking for<br>correct overflow<br>detection.      | when wr_en is asserted while the<br>FIFO is full, ensuring proper<br>handling of this scenario.                                                                                                                                                                                                                                                       |
| Assertion Name  reset assertion                         | used to capture overflow conditions when wr_en is asserted during full conditions.  Description  An immediate assertion used to verify that signals are correctly reset when rst_n is deasserted.  An assertion used to                                                                                                                                              | FIFO_COVERAGE  Stimulus Generation  Directed at the beginning                                                    | scenario where wr_en is asserted when the FIFO is full, checking for correct overflow detection. Functional Coverage | when wr_en is asserted while the FIFO is full, ensuring proper handling of this scenario.  Functionality Check  Ensures that all internal signals such as count, wr_ptr, rd_ptr, full, empty,                                                                                                                                                         |
| 22 Assertion Name  reset assertion  full_a              | used to capture overflow conditions when wr_en is asserted during full conditions.  Description  An immediate assertion used to verify that signals are correctly reset when rst_n is deasserted.  An assertion used to check that the full signal is asserted when the FIFO                                                                                         | Stimulus Generation  Directed at the beginning of the design code (FIFO)  Directed during the design             | scenario where wr_en is asserted when the FIFO is full, checking for correct overflow detection. Functional Coverage | when wr_en is asserted while the FIFO is full, ensuring proper handling of this scenario.  Functionality Cneck  Ensures that all internal signals such as count, wr_ptr, rd_ptr, full, empty, etc., are correctly reset.  Validates that the FIFO full flag is asserted when the FIFO reaches its                                                     |
| 22 Assertion Name  reset assertion  23  full_a  empty_a | used to capture overflow conditions when wr_en is asserted during full conditions.  Description  An immediate assertion used to verify that signals are correctly reset when rst_n is deasserted.  An assertion used to check that the full signal is asserted when the FIFO depth is reached.  An assertion used to verify that the FIFO's empty signal is asserted | Stimulus Generation  Directed at the beginning of the design code (FIFO)  Directed during the design code (FIFO) | scenario where wr_en is asserted when the FIFO is full, checking for correct overflow detection. Functional Coverage | when wr_en is asserted while the FIFO is full, ensuring proper handling of this scenario.  Functionality Cneck  Ensures that all internal signals such as count, wr_ptr, rd_ptr, full, empty, etc., are correctly reset.  Validates that the FIFO full flag is asserted when the FIFO reaches its maximum capacity.  Confirms that the FIFO is indeed |

| _                      |                                                                                                                             |                                         |                        |                                                                                                                                     |
|------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| ack_a                  | An assertion used to ensure that wr_ack is generated only when a write operation is successful.                             | Directed during the design code (FIFO)  |                        | Verifies that wr_ack is asserted during valid write operations.                                                                     |
| overflow_a             | An assertion used to detect when the FIFO overflows upon attempting a write operation while full.                           | Directed during the design code (FIFO)  |                        | Ensures that the FIFO enters overflow only when the FIFO is full and a write attempt is made.                                       |
| underflow_a            | An assertion used to catch underflow situations when attempting a read operation on an empty FIFO.                          | Directed during the design code (FIFO)  |                        | Validates that the FIFO enters<br>underflow only when a read<br>operation is attempted while the<br>FIFO is empty.                  |
| wr_ptr_a               | An assertion used to track the wr_ptr increment after valid write operations.                                               | Directed during the design code (FIFO)  |                        | Ensures that the write pointer increments correctly with every valid write operation.                                               |
| rd_ptr_a               | An assertion used to                                                                                                        | Directed during the design code (FIFO)  |                        | Ensures that the read pointer increments correctly with every valid read operation.                                                 |
| count_write_priority_a | An assertion used to<br>verify the counter<br>behavior when write and<br>read enable signals are<br>both active with empty. | Directed during the design code (FIFO)  |                        | Confirms that the counter increments as expected in this priority case.                                                             |
| count_read_priority_a  | An assertion used to<br>verify the counter<br>behavior when both write<br>and read are enabled<br>with the FIFO full.       | Directed during the design code (FIFO)  |                        | Confirms that the counter decrements as expected in this priority case.                                                             |
| count_w_a              | An assertion used to<br>verify that the counter<br>increments with valid<br>writes and no read<br>operations.               | Directed during the design code (FIFO)  |                        | Ensures that the counter increments correctly when a valid write occurs and no read is happening.                                   |
| count_r_a              | An assertion used to<br>verify that the counter<br>decrements with valid<br>reads and no write<br>operations.               | Directed during the design code (FIFO)  |                        | Ensures that the counter decrements correctly when a valid read occurs and no write is happening.                                   |
| Constraint Name        | Description                                                                                                                 | Stimulus Generation                     | Functional<br>Coverage | Functionality Check                                                                                                                 |
| reset_con              | A constraint used to control the distribution of rst_n, making reset occur less frequently.                                 | Directed at the end of FIFO_TRANSACTION | oorolage               | Ensures that rst_n is mostly high with rare assertions, simulating rare reset conditions during test runs.                          |
| wr_en_con              | A constraint used to define the probability of wr_en being asserted based on WR_EN_ON_DIST.                                 | Directed at the end of FIFO_TRANSACTION |                        | Verifies that the wr_en signal follows<br>the expected distribution, ensuring<br>write operations occur at the correct<br>frequency |
| rd_en_con              | A constraint used to<br>define the probability of<br>rd_en being asserted<br>based on<br>RD_EN_ON_DIST.                     | Directed at the end of FIFO_TRANSACTION |                        | Verifies that the rd_en signal follows the expected distribution, ensuring read operations occur at the correct frequency.          |

## Snippet of Monitor and Coverage Codes:

```
import fifo_transaction_pkg::*;
  import fifo_coverage_pkg::*;
 import fifo_scoreboard_pkg::*;
 import shared_pkg::*;
 module fifo_monitor (fifo_if.MONITOR fifoif);
        FIFO_transaction tr_mon = new; // transaction object
        FIFO_coverage cov_mon = new; // coverage object
        FIFO scoreboard scb mon = new; // scoreboard object
                      #20; // negedge
                      tr_mon.data_in = fifoif.data_in;
                      tr mon.rst n = fifoif.rst n;
                      tr_mon.wr_en = fifoif.wr_en;
                       tr_mon.rd_en = fifoif.rd_en;
                      tr_mon.data_out = fifoif.data_out;
                      tr_mon.wr_ack = fifoif.wr_ack;
                       tr_mon.overflow = fifoif.overflow;
                      tr_mon.full = fifoif.full;
                       tr_mon.empty = fifoif.empty;
                       tr_mon.almostfull = fifoif.almostfull;
                       tr_mon.almostempty = fifoif.almostempty;
                       tr_mon.underflow = fifoif.underflow;
                              cov_mon.sample_data(tr_mon);
                             scb_mon.check_data(tr_mon);
                       if (test_finished) begin
                              $display("error count = %0d, correct count = %0d", error_count_out, correct_count_out);
                              $stop;
package fifo_coverage_pkg;
     import fifo_transaction_pkg::*;
     import shared_pkg::*;
    class FIFO_coverage;
    // fifo_transaction class object
          FIFO_transaction F_cvg_txn = new;
               cp_wr_en: coverpoint F_cvg_txn.wr_en;
cp_rd_en: coverpoint F_cvg_txn.rd_en;
cp_ack: coverpoint F_cvg_txn.wr_ack;
cp_overflow: coverpoint F_cvg_txn.overflow;
                cp_full: coverpoint F_cvg_txn.full;
               cp_empty: coverpoint F_cvg_txn.empty;
cp_almostfull: coverpoint F_cvg_txn.almostfull;
               cp_almostempty: coverpoint F_cvg_txn.almostempty;
               cp_underflow: coverpoint F_cvg_txn.underflow;
               wr_ack_C: cross cp_wr_en, cp_rd_en, cp_ack{
                     illegal\_bins \ \ zero\_zero\_one = binsof(cp\_wr\_en) \ \ intersect \ \{0\} \ \&\& \ binsof(cp\_ack) \ \ intersect \ \{1\};
                    illegal\_bins \  \, zero\_w\_one = binsof(cp\_wr\_en) \  \, intersect \ \{0\} \  \, \&\& \  \, binsof(cp\_overflow) \  \, intersect \  \, \{1\};
                full_C: cross cp_wr_en, cp_rd_en, cp_full{
                     illegal\_bins \ one\_r\_one = binsof(cp\_rd\_en) \ intersect \ \{1\} \ \&\& \ binsof(cp\_full) \ intersect \ \{1\};
               integal_oins one__oine = binsof(tp_ro_ein) intersect {1} as binsof(tp_idin) intersect {1};

// cross coverage for full, note that a full signal can't be riased if there is read process, so i made it illegal
empty_C: cross cp_wr_en, cp_rd_en, cp_empty; // cross coverage for empty
almostfull_C: cross cp_wr_en, cp_rd_en, cp_almostfull; // cross coverage for almostfull signal
almostempty_C: cross cp_wr_en, cp_rd_en, cp_almostempty; // cross coverage for almostempty signal
underflow_C: cross cp_wr_en, cp_rd_en, cp_almostempty; // cross coverage for almostempty signal
underflow_C: cross cp_wr_en, cp_rd_en, cp_underflow{
    illegal_bins zero_r_one = binsof(cp_rd_en) intersect {0} && binsof(cp_underflow) intersect {1};

// cross coverage for departed processes and coverage for almost flow intersect {1};
```

## **Bugs Report:**

Underflow signal bug:

Bug: underflow signal was meant to be sequential (following clock edge) in the Specs

#### Original design:

```
assign full = (count == FIFO_DEPTH)? 1 : 0;
assign empty = (count == 0)? 1 : 0;
assign underflow = (empty && rd_en)? 1 : 0; // here
assign almostfull = (count == FIFO_DEPTH-2)? 1 : 0;
assign almostempty = (count == 1)? 1 : 0;
```

Modification: I made it following clock edge in the read always block

#### Modified design:

```
always @(posedge clk or negedge rst_n) begin
    if (!rst_n) begin
        rd_ptr <= 0;
        underflow <= 0; // was added
    end
    else if (rd_en && count != 0) begin
        data_out <= mem[rd_ptr];
        rd_ptr <= rd_ptr + 1;
        underflow <= 0; // was added
    end
    else begin
        if(empty && rd_en) // this is sequential output not combinational
        underflow = 1;
    else
        underflow = 0;
    end
end</pre>
```

#### Missing conditions:

Bug: the Spec was "If a read and write enables were high and the FIFO was empty, only writing will take place and vice verse if the FIFO was full" and it was not implemented in the original design

#### Original design:

```
always @(posedge clk or negedge rst_n) begin
    if (!rst_n) begin
        count <= 0;
    end
    else begin
        if (({wr_en, rd_en} == 2'b10) && !full)
              count <= count + 1;
        else if (({wr_en, rd_en} == 2'b01) && !empty)
              count <= count - 1;
    end
end</pre>
```

Modification: I added the right conditions to meet the Specs

#### Modified design:

```
always @(posedge clk or negedge rst_n) begin
    if (!rst_n) begin
        count <= 0;
end
else begin
    if (wr_en && rd_en && empty) // this condition was added
        count <= count + 1;
    else if (wr_en && rd_en && full) // this condition was added
        count <= count - 1;
    else if ( ({wr_en, rd_en} == 2'b10) && !full)
        count <= count + 1;
    else if ( ({wr_en, rd_en} == 2'b01) && !empty)
        count <= count - 1;
end
end</pre>
```

#### Unknown behavior while reset:

Bug: there are some signals which their output haven't been specified when reset signal takes place

#### Original design:

```
always @(posedge clk or negedge rst_n) begin
    if (!rst n) begin
        wr_ptr <= 0;
    else if (wr_en && count < FIFO_DEPTH) begin
        mem[wr_ptr] <= data_in;</pre>
        wr ack <= 1;
        wr_ptr <= wr_ptr + 1;
    else begin
        wr_ack <= 0;
        if (full & wr_en)
            overflow <= 1;
        else
            overflow <= 0;
end
always @(posedge clk or negedge rst_n) begin
    if (!rst_n) begin
        rd_ptr <= 0;
    else if (rd_en && count != 0) begin
        data_out <= mem[rd_ptr];</pre>
        rd_ptr <= rd_ptr + 1;
```

Modification: I added the right conditions to meet the Specs

#### Modified design:

```
always @(posedge clk or negedge rst_n) begin
    if (!rst_n) begin
        wr_ptr <= 0;
        wr ack <= 0; // was added
        overflow <= 0; // was added
    else if (wr_en && count < FIFO_DEPTH) begin
        mem[wr_ptr] <= data_in;</pre>
       wr_ack <= 1;
       wr_ptr <= wr_ptr + 1;
        overflow <= 0; // was added
    else begin
        wr_ack <= 0;
        if (full & wr_en)
            overflow <= 1;
        else
            overflow <= 0;
end
always @(posedge clk or negedge rst_n) begin
    if (!rst_n) begin
        rd ptr <= 0;
        underflow <= 0; // was added
    else if (rd_en && count != 0) begin
        data_out <= mem[rd_ptr];</pre>
        rd_ptr <= rd_ptr + 1;
        underflow <= 0; // was added
    else begin
        if(empty && rd_en) // this is sequential output not combinational
            underflow = 1;
        else
            underflow = 0;
end
```

#### Do File:

```
F FIFO.do

1 vlib work

2 vlog +define+SIM FIFO.sv

3 vlog FIFO_IF.sv FIFO_SHARED.sv FIFO_TRANSACTION.sv FIFO_COVERAGE.sv FIFO_MONITOR.sv FIFO_SCORE.sv FIFO_TB.sv FIFO_TOP.sv +cover -covercells

4 vsim -voptargs=+acc work.fifo_top -cover

5 add wave *

6 coverage save FIFO.ucdb -onexit

7 run -all
```

### Functional Coverage (including cross coverage):



| me                                                                                                                      | Class Type  | Coverage | Goal | % of Goal | Status | Include       |
|-------------------------------------------------------------------------------------------------------------------------|-------------|----------|------|-----------|--------|---------------|
| <u>→</u> CVP FIFO_Cross_Group::cp_underflow                                                                             | FIFO_cover  | 100.0%   | 100  | 100.0%    |        | <b>-</b>      |
| CROSS FIFO_Cross_Group::wr_ack_C                                                                                        | FIFO_cover  | 100.0%   | 100  | 100.0%    |        | <b>-</b>      |
| B) bin <auto[0],auto[0],auto[0]></auto[0],auto[0],auto[0]>                                                              |             | 192      | 1    | 100.0%    |        | <b>-</b>      |
| B bin <auto[1],auto[0],auto[0]></auto[1],auto[0],auto[0]>                                                               |             | 287      | 1    | 100.0%    |        | <b>-</b>      |
| B) bin <auto[0],auto[1],auto[0]></auto[0],auto[1],auto[0]>                                                              |             | 94       | 1    | 100.0%    |        | <b>-</b>      |
| B bin <auto[1],auto[1],auto[0]></auto[1],auto[1],auto[0]>                                                               |             | 76       | 1    | 100.0%    |        | <b>-</b>      |
| B bin <auto[1],auto[0],auto[1]></auto[1],auto[0],auto[1]>                                                               |             | 242      | 1    | 100.0%    |        | <b>-</b>      |
| B bin <auto[1],auto[1],auto[1]></auto[1],auto[1],auto[1]>                                                               |             | 110      | 1    | 100.0%    |        | <b>-</b>      |
| B illegal_bin zero_zero_one                                                                                             |             | 0        | _    | _         |        | _ <b>~</b>    |
| CROSS FIFO Cross Group::overflow_C                                                                                      | FIFO_cover  | 100.0%   | 100  | 100.0%    |        | <b>■</b> •    |
| B) bin <auto[0],auto[0],auto[0]></auto[0],auto[0],auto[0]>                                                              | _           | 192      | 1    |           |        | <b>=</b> >    |
| B) bin <auto[1],auto[0],auto[0]></auto[1],auto[0],auto[0]>                                                              |             | 249      | 1    |           |        | =>            |
| B) bin <auto[0],auto[1],auto[0]></auto[0],auto[1],auto[0]>                                                              |             | 94       | 1    |           |        | =>            |
| B) bin <auto[1],auto[1],auto[0]></auto[1],auto[1],auto[0]>                                                              |             | 112      | 1    |           |        | ='∕           |
| B) bin <auto[1],auto[0],auto[1]></auto[1],auto[0],auto[1]>                                                              |             | 280      | 1    | 100.0%    |        | ='∕           |
| B bin <auto[1],auto[1],auto[1]></auto[1],auto[1],auto[1]>                                                               |             | 74       | 1    | 100.0%    |        | <b>=</b> *    |
| B) illegal_bin zero_w_one                                                                                               |             | 0        | -    | -         |        | <b>-</b> *    |
| CROSS FIFO_Cross_Group::full_C                                                                                          | FIFO_cover  | 100.0%   | 100  | 100.0%    |        | <b>-</b>      |
| B) bin <auto[0],auto[0],></auto[0],auto[0],>                                                                            | riro_cover  | 100.078  | 100  |           |        | <b>=</b> *    |
| B) bin <auto[0],auto[0],auto[0]></auto[0],auto[0],auto[0]>                                                              |             | 94       | 1    |           |        | <b></b>       |
|                                                                                                                         |             |          |      |           |        | ■ 🗸           |
| B bin <auto[1],auto[0],auto[0]></auto[1],auto[0],auto[0]>                                                               |             | 123      | 1    |           |        | <b>■</b> ✓    |
| B bin <auto[1],auto[1],auto[0]></auto[1],auto[1],auto[0]>                                                               |             | 186      | 1    |           |        | <b>■</b> ✓    |
| B bin <auto[0],auto[0],auto[1]></auto[0],auto[0],auto[1]>                                                               |             | 92       | 1    |           |        | ■ ✓           |
| B bin <auto[1],auto[0],auto[1]></auto[1],auto[0],auto[1]>                                                               |             | 406      | 1    |           |        |               |
| B illegal_bin one_r_one                                                                                                 |             | 0        | -    |           |        | <_            |
| CROSS FIFO_Cross_Group::empty_C                                                                                         | FIFO_cover  | 100.0%   | 100  | 100.0%    |        | _√            |
| B bin <auto[0],auto[0],< td=""><td></td><td>186</td><td>1</td><td></td><td></td><td><b>■</b> ✓</td></auto[0],auto[0],<> |             | 186      | 1    |           |        | <b>■</b> ✓    |
| B bin <auto[1],auto[0],auto[0]></auto[1],auto[0],auto[0]>                                                               |             | 522      | 1    | 100.0%    |        | <b>■</b> ✓    |
| B bin <auto[0],auto[1],auto[0]></auto[0],auto[1],auto[0]>                                                               |             | 87       | 1    |           |        | <b>■</b> √    |
| B bin <auto[1],auto[1],auto[0]></auto[1],auto[1],auto[0]>                                                               |             | 184      | 1    |           |        | <b>■</b> ✓    |
| B bin <auto[0],auto[0],auto[1]></auto[0],auto[0],auto[1]>                                                               |             | 6        | 1    | 100.0%    |        | <b>■</b> ✓    |
| B bin <auto[1],auto[0],auto[1]></auto[1],auto[0],auto[1]>                                                               |             | 7        | 1    | 100.0%    |        | <b>■</b> ✓    |
| B bin <auto[0],auto[1],auto[1]></auto[0],auto[1],auto[1]>                                                               |             | 7        | 1    | 100.0%    |        | <b>■</b> ✓    |
| B bin <auto[1],auto[1]></auto[1],auto[1]>                                                                               |             | 2        | 1    | 100.0%    |        | <b>■</b> ✓    |
| CROSS FIFO_Cross_Group::almostfull_C                                                                                    | FIFO_cover  | 100.0%   | 100  | 100.0%    |        | <b>-</b>      |
| B) bin <auto[0],auto[0],auto[0]></auto[0],auto[0],auto[0]>                                                              | _           | 129      |      | 100.0%    |        | <b>=</b>      |
| B) bin <auto[1],auto[0],auto[0]></auto[1],auto[0],auto[0]>                                                              |             | 499      | 1    | 100.0%    |        | <b>=</b>      |
| B bin <auto[0],auto[1],auto[0]></auto[0],auto[1],auto[0]>                                                               |             | 48       | 1    |           |        | <b>=</b> >    |
| B) bin <auto[1],auto[0]></auto[1],auto[0]>                                                                              |             | 56       |      |           |        | <b>=</b> >    |
| B) bin <auto[0],auto[0],auto[1]></auto[0],auto[0],auto[1]>                                                              |             | 63       |      |           |        | <b>=</b> *    |
| B bin <auto[1],auto[0],auto[1]></auto[1],auto[0],auto[1]>                                                               |             | 30       | 1    |           |        | =>            |
| B) bin <auto[0],auto[1],auto[1]></auto[0],auto[1],auto[1]>                                                              |             | 46       |      |           |        | =*            |
| B) bin <auto[1],auto[1],auto[1]></auto[1],auto[1],auto[1]>                                                              |             | 130      | 1    |           |        | =*            |
| ☐ ☐ CROSS FIFO_Cross_Group::almostempty_C                                                                               | FIFO_cover  | 100.0%   |      |           |        | <b>=</b> *    |
| B) bin <auto[0],auto[0],auto[0]></auto[0],auto[0],auto[0]>                                                              | 110_0010111 | 184      |      |           |        | <b>=</b> *    |
| B bin <auto[0],auto[0],auto[0]></auto[0],auto[0],auto[0]>                                                               |             | 519      |      |           |        | <b>=</b> >    |
| B) bin <auto[0],auto[0],auto[0]></auto[0],auto[0],auto[0]>                                                              |             | 90       | 1    |           |        | = ✓           |
| B) bin <auto[0],auto[0]></auto[0],auto[0]>                                                                              |             | 172      |      |           |        | =*/           |
| B bin <auto[1],auto[1],auto[1]></auto[1],auto[1],auto[1]>                                                               |             | 8        |      |           |        |               |
|                                                                                                                         |             | 10       | 1    |           |        | <b>-</b>      |
| B bin <auto[1],auto[0],auto[1]> B bin <auto[0],auto[1],auto[1]></auto[0],auto[1],auto[1]></auto[1],auto[0],auto[1]>     |             | 4        |      |           |        | = </td        |
|                                                                                                                         |             |          |      |           |        | <b>=</b> </td |
| B) bin <auto[1],auto[1]></auto[1],auto[1]>                                                                              | ETEO        | 100.09/  |      |           |        | <b>=</b> </td |
| ☐ CROSS FIFO_Cross_Group::underflow_C                                                                                   | FIFO_cover  | 100.0%   |      |           |        | <b>-</b>      |
| B bin <auto[0],auto[0],auto[0]></auto[0],auto[0],auto[0]>                                                               |             | 192      |      |           |        | <b>■</b> ✓    |
| B bin <auto[0],auto[1],auto[0]></auto[0],auto[1],auto[0]>                                                               |             | 91       |      |           |        | <b>■</b> ✓    |
| B bin <auto[1],auto[0],auto[0]></auto[1],auto[0],auto[0]>                                                               |             | 529      | 1    |           |        | _√            |
| B bin <auto[1],auto[1],auto[0]></auto[1],auto[1],auto[0]>                                                               |             | 181      |      |           |        | _√.           |
| B bin <auto[0],auto[1],auto[1]></auto[0],auto[1],auto[1]>                                                               |             | 3        |      |           |        | _√.           |
| B bin <auto[1],auto[1],auto[1]></auto[1],auto[1],auto[1]>                                                               |             | 5        |      | 100.0%    |        | <b>■</b> ✓    |
| B illegal_bin zero_r_one                                                                                                |             | 0        | _    |           |        |               |

### **Assertions Coverage:**

| ▼ Name                               | Language | Enabled | Log | Count | AtLeast | Limit     | Weight | Cmplt % | Cmplt graph | Induded  |
|--------------------------------------|----------|---------|-----|-------|---------|-----------|--------|---------|-------------|----------|
| /fifo_top/dut/ack_c                  | SVA      | 1       | Off | 349   | 1       | Unlimited | 1      | 100%    |             | <b>√</b> |
| /fifo_top/dut/overflow_c             | SVA      | 1       | Off | 349   | 1       | Unlimited | 1      | 100%    |             | Ĭ.       |
| /fifo_top/dut/underflow_c            | SVA      | 1       | Off | 8     | 1       | Unlimited | 1      | 100%    |             | Ĭ.       |
| /fifo_top/dut/wr_ptr_c               | SVA      | 1       | Off | 349   | 1       | Unlimited | 1      | 100%    |             | <b>V</b> |
| /fifo_top/dut/rd_ptr_c               | SVA      | 1       | Off | 267   | 1       | Unlimited | 1      | 100%    |             | <b>/</b> |
| /fifo_top/dut/count_write_priority_c | SVA      | 1       | Off | 5     | 1       | Unlimited | 1      | 100%    |             | <b>1</b> |
| /fifo_top/dut/count_read_priority_c  | SVA      | 1       | Off | 73    | 1       | Unlimited | 1      | 100%    |             | <b>V</b> |
| /fifo_top/dut/count_w_c              | SVA      | 1       | Off | 240   | 1       | Unlimited | 1      | 100%    |             | <b>V</b> |
| /fifo_top/dut/count_r_c              | SVA      | 1       | Off | 90    | 1       | Unlimited | 1      | 100%    |             | <b>/</b> |

### **Assertions Passed:**



| /fifo_top/dut/count_aa                 | INACTIVE |           |                       |               |                      |                    |  |      |
|----------------------------------------|----------|-----------|-----------------------|---------------|----------------------|--------------------|--|------|
| /fifo_top/dut/wr_ptr_aa                | INACTIVE |           |                       |               |                      |                    |  |      |
| /fifo_top/dut/rd_ptr_aa                | INACTIVE |           |                       |               |                      |                    |  |      |
| /fifo_top/dut/full_aa                  | INACTIVE |           |                       |               |                      |                    |  |      |
| /fifo_top/dut/empty_aa                 | INACTIVE |           |                       |               |                      |                    |  |      |
| /fifo_top/dut/underflow_aa             | INACTIVE |           |                       |               |                      |                    |  |      |
| /fifo_top/dut/almostfull_aa            | INACTIVE |           |                       |               |                      |                    |  |      |
| /fifo_top/dut/almostempty_aa           | INACTIVE |           |                       |               |                      |                    |  |      |
| /fifo_top/dut/wr_ack_aa                | INACTIVE |           |                       |               |                      |                    |  |      |
| /fifo_top/dut/overflow_aa              | INACTIVE |           |                       |               |                      |                    |  |      |
| /fifo_top/dut/full_a                   | INACTIVE |           |                       |               |                      |                    |  |      |
| /fifo_top/dut/empty_a                  | INACTIVE |           |                       |               |                      |                    |  |      |
| /fifo_top/dut/almostfull_a             | INACTIVE |           |                       |               |                      |                    |  |      |
| /fifo_top/dut/almostempty_a            | INACTIVE |           |                       |               |                      |                    |  |      |
| <b>II</b> /fifo_top/dut/ack_a          | ACTIVE   |           |                       | anne manarina | ammin a si           |                    |  | <br> |
| /fifo_top/dut/overflow_a               | INACTIVE |           |                       |               |                      |                    |  |      |
| /fifo_top/dut/underflow_a              | INACTIVE |           |                       |               |                      |                    |  |      |
| /fifo_top/dut/wr_ptr_a                 | ACTIVE   | OLUMNIA I | 000 0 - 1 1000 0 H 00 | anne manerna  | BUTTOTTO III III III | TALLER LLUTHILLIAN |  | <br> |
| /fifo_top/dut/rd_ptr_a                 | ACTIVE   |           |                       |               |                      | CALABIDATE LA SEC  |  |      |
| → /fifo_top/dut/count_write_priority_a | INACTIVE |           |                       |               |                      |                    |  |      |
| /fifo_top/dut/count_read_priority_a    | INACTIVE |           |                       |               |                      |                    |  | <br> |
| /fifo_top/dut/count_w_a                | INACTIVE |           |                       |               |                      |                    |  |      |
| /fifo_top/dut/count_r_a                | INACTIVE |           |                       |               |                      |                    |  |      |

## Code Coverage:

• Branch:

```
Branches - by instance (/fifo_top/dut)
FIFO.sv
     1
             47 if(!rst_n) begin
             59 if ((count == FIFO_DEPTH))
             61 if ((count == 0))
             65 if ((count == FIFO_DEPTH - 1))
            67 if ((count == 1))
            131 if (!rst n) begin
           136 else if (wr en && count < FIFO DEPTH) begin
            142 else begin
           144 if (full & wr_en)
            146 else
           152 if (!rst n) begin
            156 else if (rd_en && count != 0) begin
           161 else begin
            162 if (empty && rd_en) // this is sequential output no combinational
           164 else
            170 if (!rst_n) begin
            173 else begin
            174 if (wr_en && rd_en && empty) // this condition was added
           176 else if (wr_en && rd_en && full) // this condition was added
            178 else if ( ({wr_en, rd_en} == 2'bl0) && !full)
            180 else if ( ({wr en, rd en} == 2'b01) && !empty)
            185 assign full = (count == FIFO_DEPTH)? 1 : 0;
            186 assign empty = (count == 0)? 1 : 0;
            188 assign almostfull = (count == FIFO DEPTH-1)? 1 : 0;
            189 assign almostempty = (count == 1)? 1:0;
```

Toggle:

```
Toggles - by instance (/fifo_top/tb)

sim:/fifo_top/tb

almostempty
almostfull
clk
data_in
data_out
empty
full
overflow
rd_en
rst_n
underflow
wr_ack
wr_en
```

#### • Statement:

Statements - by instance (/fifo\_top/dut) FIFO.sv 20 assign clk = fifoif.clk; 21 assign data in = fifoif.data in; 22 assign rst n = fifoif.rst n; 23 assign wr en = fifoif.wr en; 24 assign rd en = fifoif.rd en; 46 always comb begin // for asynchronous reset 130 always @(posedge clk or negedge rst\_n) begin 132 wr ptr <= 0; 133 wr ack <= 0; // was added 134 overflow <= 0; // was added 137 mem[wr ptr] <= data in; 138 wr ack <= 1; 139 wr ptr <= wr ptr + 1; 140 overflow <= 0; // was added 143 wr ack <= 0; 145 overflow <= 1; 147 overflow <= 0; 151 always @(posedge clk or negedge rst\_n) begin 153 rd ptr <= 0; 154 underflow <= 0; // was added 157 data out <= mem[rd ptr]; 158 rd ptr <= rd ptr + 1; 159 underflow <= 0; // was added 163 underflow = 1; 165 underflow = 0; 169 always @(posedge clk or negedge rst n) begin 171 count <= 0; 171 count <= 0; 175 count <= count + 1; 177 count <= count - 1; 179 count <= count + 1; 181 count <= count - 1; 185 assign full = (count == FIFO DEPTH)? 1 : 0; 186 assign empty = (count == 0)? 1: 0; 188 assign almostfull = (count == FIFO\_DEPTH-1)? 1 : 0;

189 assign almostempty = (count == 1)? 1: 0;

### **Snippets:**

Error count never executed:

```
# Top level modules:
       fifo top
# End time: 13:50:13 on Oct 03,2024, Elapsed time: 0:00:00
# Errors: 0, Warnings: 0
# vsim -voptargs="+acc" work.fifo_top -coverage
# Start time: 13:50:14 on Oct 03,2024
* ** Note: (vsim-3813) Design is being optimized due to module recompilation...
# Loading sv std.std
# Loading work.fifo top(fast)
# Loading work.fifo_if(fast)
# Loading work.FIFO(fast)
# Loading work.shared pkg(fast)
# Loading work.fifo_transaction_pkg(fast)
# Loading work.FIFO_TB_sv_unit(fast)
# Loading work.fifo_tb(fast)
# Loading work.fifo_scoreboard_pkg(fast)
# Loading work.fifo_coverage_pkg(fast)
# Loading work.FIFO MONITOR sv unit(fast)
# Loading work.fifo monitor(fast)
# error count = 0, correct count = 1001
# ** Note: $stop : FIFO_MONITOR.sv(35)
   Time: 20020 ns Iteration: 0 Instance: /fifo_top/MONITOR
# Break in Module fifo monitor at FIFO MONITOR.sv line 35
```

• Full wave:

